• Reference Citation Analysis
  • v
  • v
  • Find an Article
Find an Article PDF (4597353)   Today's Articles (0)   Subscriber (49354)
For: Visconti P, Capoccia S, Venere E, Velázquez R, Fazio RD. 10 Clock-Periods Pipelined Implementation of AES-128 Encryption-Decryption Algorithm up to 28 Gbit/s Real Throughput by Xilinx Zynq UltraScale+ MPSoC ZCU102 Platform. Electronics 2020;9:1665. [DOI: 10.3390/electronics9101665] [Citation(s) in RCA: 3] [Impact Index Per Article: 0.8] [Reference Citation Analysis] [What about the content of this article? (0)] [Track Full Text] [Subscribe] [Scholar Register] [Indexed: 11/17/2022]
Number Cited by Other Article(s)
1
Kumar TM, Balmuri KR, Marchewka A, Bidare Divakarachari P, Konda S. Implementation of Speed-Efficient Key-Scheduling Process of AES for Secure Storage and Transmission of Data. SENSORS 2021;21:s21248347. [PMID: 34960447 PMCID: PMC8706429 DOI: 10.3390/s21248347] [Citation(s) in RCA: 0] [Impact Index Per Article: 0] [Reference Citation Analysis] [Abstract] [Key Words] [Track Full Text] [Download PDF] [Figures] [Subscribe] [Scholar Register] [Received: 10/22/2021] [Revised: 12/08/2021] [Accepted: 12/10/2021] [Indexed: 11/16/2022]
2
A Low Area High Speed FPGA Implementation of AES Architecture for Cryptography Application. ELECTRONICS 2021. [DOI: 10.3390/electronics10162023] [Citation(s) in RCA: 12] [Impact Index Per Article: 4.0] [Reference Citation Analysis] [Abstract] [Track Full Text] [Subscribe] [Scholar Register] [Indexed: 11/16/2022]
PrevPage 1 of 1 1Next
© 2004-2024 Baishideng Publishing Group Inc. All rights reserved. 7041 Koll Center Parkway, Suite 160, Pleasanton, CA 94566, USA